# Digital Design Lab ECE 315

Lab/Project 2

**Seven Segment Display** 

Group #9

Alex Smith, Guntram Weisenberger, Brandon Rubio

Zeinab Ramezani, TA

**University of Miami** 

2/21/22

## **Overview**

Purpose of this lab is to design a circuit that generates the numbers from 0 to 9 on a display. The circuit will be designed using Quartus Prime and then uploading it to a DE1 board making sure all the pins are set up accordingly and using the switches on the board to generate the appropriate numbers. This is our first lab using quartus prime and the De1-SoC board, so it is meant to familiarize ourselves with how to use the program, and how to download our project and use the board.

## **Equipment**

| Tool               | Quantity |
|--------------------|----------|
| Quartus Prime      | 1        |
| DE1-SoC FPGA Board | 1        |

## **Description**

In order to implement a 7 segment display circuit, the first step is to create a decoder that is able to translate 4 binary inputs into 7 distinct outputs. To do this we created a truth table that mapped each input in binary to its corresponding 7 segment display pattern. Once that was finished, we created k-maps for each output in order to reduce the circuit complexity. Next we had to simulate the boolean functions on Quartus Prime. To do so we used the schematics provided by Quartus Prime to draw out the circuit and then use their simulation function to test the circuit. Once any errors or bugs were fixed the program was downloaded onto the DE1-SoC FPGA Board and implemented.

# **Design Synthesis**

### Truth Table:

|    | Input<br>X5X:X:X0 | Display<br>Do D1 D2 D3 D4 D5D6                                                                          |
|----|-------------------|---------------------------------------------------------------------------------------------------------|
| 0  | 0 0 0 0           | 0 0 0 0 0 0 1                                                                                           |
| 1  | 0000              | 1 0 0 1 1 1 1                                                                                           |
| 2  | 0010              | 0 0 1 0 0 1 0                                                                                           |
| _  |                   |                                                                                                         |
| 3  | 0 0 1 1           | 0 0 0 0 1 1 0                                                                                           |
| 4  | 0100              | 1 0 0 1 1 0 0                                                                                           |
| 5  | 0 1 0 1           | 0 1 0 0 1 0 0                                                                                           |
| 6  | 0110              | 0 1 0 0 0 0 0                                                                                           |
| 7  | 0 1 1 1           | 0 0 0 1 1 1 1                                                                                           |
| 8  | 1000              | 0 0 0 0 0 0 0                                                                                           |
| 9  | 1001              | 0 0 0 0 1 0 0                                                                                           |
| 10 | 1010              | XXXXXXXX                                                                                                |
| 11 | 1011              | $x \underline{x} \underline{x} x \underline{x} \underline{x} \underline{x} \underline{x}$               |
| 12 | 1100              | $X \widetilde{X} \widetilde{X} \widetilde{X} \widetilde{X} \widetilde{X} \widetilde{X} \widetilde{X} X$ |
| 13 | 1101              | $x \underline{x} \underline{x} \underline{x} \underline{x} \underline{x} \underline{x} \underline{x} x$ |
| 14 | 1110              | $x \underline{x} \underline{x} \underline{x} \underline{x} \underline{x} \underline{x} \underline{x} x$ |
| 15 | 1111              | $x \underline{x} \underline{x} \underline{x} \underline{x} \underline{x} \underline{x} \underline{x} x$ |

K-Maps: ( '= complement)

| $D_0: x_1x_0 \backslash x_3x_2$ | 00 | 01 | 11 | 10 |
|---------------------------------|----|----|----|----|
| 00                              | 0  | 1  | X  | 0  |
| 01                              | 1  | 0  | X  | 0  |
| 11                              | 0  | 0  | X  | X  |
| 10                              | 0  | 0  | X  | X  |

 $D_0 = x_2 x_1' x_0' + x_3' x_2' x_1' x_0$ 

| $D_1$ : $x_1x_0 \setminus x_3x_2$ | 00 | 01 | 11 | 10 |
|-----------------------------------|----|----|----|----|
| 00                                | 0  | 0  | X  | 0  |
| 01                                | 0  | 1  | X  | 0  |
| 11                                | 0  | 0  | X  | X  |
| 10                                | 0  | 1  | X  | X  |

 $D_1 = x_2 x_1 x_0' + x_2 x_1' x_0$ 

| $D_2$ : $x_1x_0 \setminus x_3x_2$ | 00 | 01 | 11 | 10 |
|-----------------------------------|----|----|----|----|
| 00                                | 0  | 0  | X  | 0  |
| 01                                | 0  | 0  | X  | 0  |
| 11                                | 0  | 0  | X  | X  |
| 10                                | 1  | 0  | X  | X  |

 $D_2 = x_2'x_1x_0'$ 

| $D_3$ : $x_1x_0 \setminus x_3x_2$ | 00 | 01 | 11 | 10 |
|-----------------------------------|----|----|----|----|
| 00                                | 0  | 1  | X  | 0  |
| 01                                | 1  | 0  | X  | 0  |
| 11                                | 0  | 1  | X  | X  |
| 10                                | 0  | 0  | X  | X  |

 $D_3 = x_2x_1'x_0' + x_2x_1x_0 + x_3'x_2'x_1'x_0$ 

| $D_4: x_1x_0 \backslash x_3x_2$ | 00 | 01 | 11 | 10 |
|---------------------------------|----|----|----|----|
| 00                              | 0  | 1  | X  | 0  |
| 01                              | 1  | 1  | X  | 1  |
| 11                              | 1  | 1  | X  | X  |
| 10                              | 0  | 0  | X  | X  |

 $D_4 = x_2x_1' + x_0$ 

| $D_5: x_1x_0 \backslash x_3x_2$ | 00 | 01 | 11 | 10 |
|---------------------------------|----|----|----|----|
| 00                              | 0  | 0  | X  | 0  |
| 01                              | 1  | 0  | X  | 0  |
| 11                              | 1  | 1  | X  | X  |
| 10                              | 1  | 0  | X  | X  |

 $D_5 = x_3'x_2'x_0 + x_3'x_2'x_1 + x_1x_0$ 

| $D_6: x_1x_0\backslash x_3x_2$ | 00 | 01 | 11 | 10 |
|--------------------------------|----|----|----|----|
| 00                             | 1  | 0  | X  | 0  |
| 01                             | 1  | 0  | X  | 0  |
| 11                             | 0  | 1  | X  | X  |
| 10                             | 0  | 0  | X  | X  |

 $\overline{D_6} = x_3'x_2'x_1' + x_2x_1x_0$ 

# **Complete Logic Diagram**



### **Results and Simulations**

7 Segment Display Video

### **Conclusion**

As a result, this lab allowed us to better understand the Quartus Prime software and its connections with the De1-SoC Board. It allowed us to further solidify our understanding of boolean logic through the errors and corrections made while creating the circuit. This lab successfully shows how to implement a seven segment display using Quartus Prime and the DE1-SoC FPGA Board.